A Practical Cache Partitioning Method for Multi-Core Processor on a Commercial Safety-Critical Partitioned RTOS
In modern airborne systems, software plays a crucial role for meeting functional, safety, and performance requirements. Integrated Modular Avionics (IMA) and multi-core processors (MCPs) are also adopted for hardware to enhance performance and Space, Weight, and Power (SWaP). While MCPs improve effi...
Saved in:
Main Author: | Taeho Kim |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2025-01-01
|
Series: | IEEE Access |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/10870213/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Congruences modulo $4$ for the number of $3$-regular partitions
by: Ballantine, Cristina, et al.
Published: (2023-11-01) -
Advancing Coherent Power Grid Partitioning: A Review Embracing Machine and Deep Learning
by: Mohamed Massaoudi, et al.
Published: (2025-01-01) -
A note on the exact formulas for certain $2$-color partitions
by: Guadalupe, Russelle
Published: (2024-11-01) -
Learning-based page replacement scheme for efficient I/O processing
by: Hwajung Kim
Published: (2025-02-01) -
A Combined Computational and Experimental Study on Nanoparticle Transport and Partitioning in the Human Trachea and Upper Bronchial Airways
by: Jiawei Ma, et al.
Published: (2020-06-01)